forked from tanchou/Verilog
- Implemented a FIFO buffer in Verilog for data storage. - Created a simplified UART transmitter (txuartlite) for serial communication. - Developed a UART transmission FIFO (uart_tx_fifo) to manage data flow. - Designed the top-level module (dht11_uart_top) to interface with the DHT11 sensor and handle data transmission. - Added a testbench (tb_dht11) for simulating the DHT11 module functionality. - Updated README with project description and command references. - Created build and simulation scripts for both Linux and Windows environments. - Added constraints file for hardware configuration. - Implemented a state machine for managing measurement and data transmission.
9 lines
256 B
Batchfile
9 lines
256 B
Batchfile
@call c:\oss-cad-suite\environment.bat
|
|
@echo off
|
|
|
|
mkdir runs
|
|
|
|
if "%1"=="sim" call scripts\windows\simulate.bat
|
|
if "%1"=="wave" call scripts\windows\gtkwave.bat
|
|
if "%1"=="clean" call scripts\windows\clean.bat
|
|
if "%1"=="build" call scripts\windows\build.bat |